Part Number Hot Search : 
BZW04P13 92001 HCT373 FBR2510W AP230 MD50J D78F9418 Z32RD162
Product Description
Full Text Search
 

To Download MX29F400BTI-55 Datasheet File

  If you can't view the Datasheet, Please click here to try to view without PDF Reader .  
 
 


  Datasheet File OCR Text:
  1 p/n:pm0439 rev. 1.9 , apr. 03, 2002 mx29f400t/b 4m-bit [512kx8/256kx16] cmos flash memory erase cycle completion. ? ready/busy pin (ry/by) - provides a hardware method of detecting program or erase cycle completion. - sector protect/unprotect for 5v only system or 5v/ 12v system. ? sector protection - hardware method to disable any combination of sectors from program or erase operations ? 100,000 minimum erase/program cycles ? latch-up protected to 100ma from -1v to vcc+1v ? boot code sector architecture - t = top boot sector - b = bottom boot sector ? low vcc write inhibit is equal to or less than 3.2v ? package type: - 44-pin sop - 48-pin tsop ? compatibility with jedec standard - pinout and software compatible with single-power supply flash ? 20 years data retention features ? 524,288 x 8/262,144 x 16 switchable ? single power supply operation - 5.0v only operation for read, erase and program operation ? fast access time: 55/70/90/120ns ? low power consumption - 40ma maximum active current(5mhz) - 1ua typical standby current ? command register architecture - byte/word programming (7us/12us typical) - sector erase (sector structure 16k-bytex1, 8k- bytex2, 32k-bytex1, and 64k-byte x7) ? auto erase (chip & sector) and auto program - automatically erase any combination of sectors with erase suspend capability. - automatically program and verify data at specified address ? erase suspend/erase resume - suspends an erase operation to read data from, or program data to, another sector that is not being erased, then resumes the erase. ? status reply - data polling & toggle bit for detection of program and general description the mx29f400t/b is a 4-mega bit flash memory orga- nized as 512k bytes of 8 bits or 256k words of 16 bits. mxic's flash memories offer the most cost-effective and reliable read/write non-volatile random access memory. the mx29f400t/b is packaged in 44-pin sop, 48-pin tsop. it is designed to be reprogrammed and erased in system or in standard eprom programmers. the standard mx29f400t/b offers access time as fast as 55ns, allowing operation of high-speed microproces- sors without wait states. to eliminate bus contention, the mx29f400t/b has separate chip enable (ce) and output enable (oe) controls. mxic's flash memories augment eprom functionality with in-circuit electrical erasure and programming. the mx29f400t/b uses a command register to manage this functionality. the command register allows for 100% ttl level control inputs and fixed power supply levels during erase and programming, while maintaining maxi- mum eprom compatibility. mxic flash technology reliably stores memory contents even after 100,000 erase and program cycles. the mxic cell is designed to optimize the erase and programming mechanisms. in addition, the combination of advanced tunnel oxide processing and low internal electric fields for erase and program operations produces reliable cy- cling. the mx29f400t/b uses a 5.0v 10% vcc sup- ply to perform the high reliability erase and auto pro- gram/erase algorithms. the highest degree of latch-up protection is achieved with mxic's proprietary non-epi process. latch-up pro- tection is proved for stresses up to 100 milliamps on address and data pin from -1v to vcc + 1v.
2 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 pin configurations 44 sop(500 mil) pin description symbol pin name a0~a17 address input q0~q14 data input/output q15/a-1 q15(word mode)/lsb addr(byte mode) ce chip enable input we write enable input byte word/byte selection input reset hardware reset pin/sector protect unlock oe output enable input ry/by ready/busy output vcc power supply pin (+5v) gnd ground pin 48 tsop (standard type) (12mm x 20mm) 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 24 23 nc ry/by a17 a7 a6 a5 a4 a3 a2 a1 a0 ce gnd oe q0 q8 q1 q9 q2 q10 q3 q11 reset we a8 a9 a10 a11 a12 a13 a14 a15 a16 byte gnd q15/a-1 q7 q14 q6 q13 q5 q12 q4 vcc mx29f400t/b a15 a14 a13 a12 a11 a10 a9 a8 nc nc we reset nc nc ry/by nc a17 a7 a6 a5 a4 a3 a2 a1 1 2 3 4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 a16 byte gnd q15/a-1 q7 q14 q6 q13 q5 q12 q4 vcc q11 q3 q10 q2 q9 q1 q8 q0 oe gnd ce a0 48 47 46 45 44 43 42 41 40 39 38 37 36 35 34 33 32 31 30 29 28 27 26 25 mx29f400t/b
3 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 sector size address range (in hexadecimal) (kbytes/ (x8) (x16) sector a17 a16 a15 a14 a13 a12 kwords) address range address range sa0 0 0 0 x x x 64/32 00000h-0ffffh 00000h-07fffh sa1 0 0 1 x x x 64/32 10000h-1ffffh 08000h-0ffffh sa2 0 1 0 x x x 64/32 20000h-2ffffh 10000h-17fffh sa3 0 1 1 x x x 64/32 30000h-3ffffh 18000h-1ffffh sa4 1 0 0 x x x 64/32 40000h-4ffffh 20000h-27fffh sa5 1 0 1 x x x 64/32 50000h-5ffffh 28000h-2ffffh sa6 1 1 0 x x x 64/32 60000h-6ffffh 30000h-37fffh sa7 1 1 1 0 x x 32/16 70000h-77fffh 38000h-3bfffh sa81111008/4 78000h-79fffh 3c000h-3cfffh sa91111018/4 7a000h-7bfffh 3d000h-3dfffh sa10 1 1111x 16/8 7c000h-7ffffh 3e000h-3ffffh sector size address range (in hexadecimal) (kbytes/ (x8) (x16) sector a17 a16 a15 a14 a13 a12 kwords) address range address range sa000000x 16/8 00000h-03fffh 00000h-01fffh sa10000108/4 04000h-05fffh 02000h-02fffh sa20000118/4 06000h-07fffh 03000h-03fffh sa3 0 0 0 1 x x 32/16 08000h-0ffffh 04000h-07fffh sa4 0 0 1 x x x 64/32 10000h-1ffffh 08000h-0ffffh sa5 0 1 0 x x x 64/32 20000h-2ffffh 10000h-17fffh sa6 0 1 1 x x x 64/32 30000h-3ffffh 18000h-1ffffh sa7 1 0 0 x x x 64/32 40000h-4ffffh 20000h-27fffh sa8 1 0 1 x x x 64/32 50000h-5ffffh 28000h-2ffffh sa9 1 1 0 x x x 64/32 60000h-6ffffh 30000h-37fffh sa10 1 1 1 x x x 64/32 70000h-7ffffh 38000h-3ffffh note: address range is a17~a-1 in byte mode and a17~a0 in word mode. sector structure mx29f400t top boot sector address table mx29f400b bottom boot sector address table
4 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 block diagram control input logic program/erase high voltage write s tat e machine (wsm) s tat e register mx29f400t/b flash array x-decoder address latch and buffer y-pass gate y-decoder array source hv command data decoder command data latch i/o buffer pgm data hv program data latch sense amplifier q0-q15/a-1 a0-a17 ce oe we
5 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 automatic programming the mx29f400t/b is byte programmable using the au- tomatic programming algorithm. the automatic pro- gramming algorithm makes the external system do not need to have time out sequence nor to verify the data programmed. the typical chip programming time at room temperature of the mx29f400t/b is less than 4 sec- onds. automatic chip erase the entire chip is bulk erased using 10 ms erase pulses according to mxic's automatic chip erase algorithm. typical erasure at room temperature is accomplished in less than 4 second. the automatic erase algorithm au- tomatically programs the entire array prior to electrical erase. the timing and verification of electrical erase are controlled internally within the device. automatic sector erase the mx29f400t/b is sector(s) erasable using mxic's auto sector erase algorithm. sector erase modes allow sectors of the array to be erased in one erase cycle. the automatic sector erase algorithm automatically pro- grams the specified sector(s) prior to electrical erase. the timing and verification of electrical erase are con- trolled internally within the device. automatic programming algorithm mxic's automatic programming algorithm requires the user to only write program set-up commands (including 2 unlock write cycle and a0h) and a program command (program data and address). the device automatically times the programming pulse width, provides the pro- gram verification, and counts the number of sequences. a status bit similar to data polling and a status bit tog- gling between consecutive read cycles, provide feed- back to the user as to the status of the programming operation. automatic erase algorithm mxic's automatic erase algorithm requires the user to write commands to the command register using stan- dard microprocessor write timings. the device will auto- matically pre-program and verify the entire array. then the device automatically times the erase pulse width, provides the erase verification, and counts the number of sequences. a status bit toggling between consecu- tive read cycles provides feedback to the user as to the status of the programming operation. register contents serve as inputs to an internal state- machine which controls the erase and programming cir- cuitry. during write cycles, the command register inter- nally latches address and data needed for the program- ming and erase operations. during a system write cycle, addresses are latched on the falling edge, and data are latched on the rising edge of we or ce, whichever hap- pens first . mxic's flash technology combines years of eprom experience to produce the highest levels of quality, reli- ability, and cost effectiveness. the mx29f400t/b elec- trically erases all bits simultaneously using fowler- nordheim tunneling. the bytes are programmed by us- ing the eprom programming mechanism of hot elec- tron injection. during a program cycle, the state-machine will control the program sequences and command register will not respond to any command set. during a sector erase cycle, the command register will only respond to erase suspend command. after erase suspend is completed, the device stays in read mode. after the state machine has completed its task, it will allow the command regis- ter to respond to its full command set.
6 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 first bus second bus third bus fourth bus fifth bus sixth bus command bus cycle cycle cycle cycle cycle cycle cycle addr data addr data addr data addr data addr data addr data reset 1 xxxh f0h read 1 ra rd read silicon id word 4 555h aah 2aah 55h 555h 90h adi ddi byte 4 aaah aah 555h 55h aaah 90h adi ddi sector protect word 4 555h aah 2aah 55h 555h 90h (sa) xx00h verify x02h xx01h byte 4 aaah aah 555h 55h aaah 90h (sa) 00h x04h 01h program word 4 555h aah 2aah 55h 555h a0h pa pd byte 4 aaah aah 555h 55h aaah a0h pa pd chip erase word 6 555h aah 2aah 55h 555h 80h 555h aah 2aah 55h 555h 10h byte 6 aaah aah 555h 55h aaah 80h aaah aah 555h 55h aaah 10h sector erase word 6 555h aah 2aah 55h 555h 80h 555h aah 2aah 55h sa 30h byte 6 aaah aah 555h 55h aaah 80h aaah aah 555h 55h sa 30h sector erase suspend 1 xxxh b0h sector erase resume 1 xxxh 30h unlock for sector 6 555h aah 2aah 55h 555h 80h 555h aah 2aah 55h 555h 20h protect/unprotect table1. software command definitions note: 1. adi = address of device identifier; a1=0, a0 = 0 for manufacture code,a1=0, a0 = 1 for device code, a2~a17=do not care. (refer to table 3) ddi = data of device identifier : c2h for manufacture code, 23h/abh (x8) and 2223h/22abh (x16) for device code. x = x can be vil or vih ra=address of memory location to be read. rd=data to be read at location ra. 2.pa = address of memory location to be programmed. pd = data to be programmed at location pa. sa = address to the sector to be erased. 3.the system should generate the following address patterns: 555h or 2aah to address a10~a0 in word mode/aaah or 555h to address a10~a-1 in byte mode. address bit a11~a17=x=don't care for all address commands except for program address (pa) and sector address (sa). write sequence may be initiated with a11~a17 in either state. 4. for sector protect verify operation:if read out data is 01h, it means the sector has been protected. if read out data is 00 h, it means the sector is still not being protected.
7 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 pins ce oe we a0 a1 a6 a9 q0 ~ q15 mode read silicon id l l h l l x v id (2) c2h (byte mode) manufacture code(1) 00c2h (word mode) read silicon id l l h h l x v id (2) 23h/abh (byte mode) device code(1) 2223h/22abh (word mode) read l l h a0 a1 a6 a9 d out standby h xxxxxx high z output disable l h h xxxx high z write l h l a0 a1 a6 a9 d in (3) sector protect with 12v l v id (2) l x x l v id (2) x system(6) chip unprotect with 12v l v id (2) l x x h v id (2) x system(6) verify sector protect l l h x h x v id (2) code(5) with 12v system sector protect without 12v l h l x x l h x system (6) chip unprotect without 12v l h l x x h h x system (6) verify sector protect/unprotect l l h x h x h code(5) without 12v system (7) reset x xxxxxx high z table 2. mx29f400t/b bus operation notes: 1. manufacturer and device codes may also be accessed via a command register write sequence. refer to table 1. 2. vid is the silicon-id-read high voltage, 11.5v to 12.5v. 3. refer to table 1 for valid data-in during a write operation. 4. x can be vil or vih. 5. code=00h/xx00h means unprotected. code=01h/xx01h means protected. a17~a12=sector address for sector protect. 6. refer to sector protect/unprotect algorithm and waveform. must issue "unlock for sector protect/unprotect" command before "sector protect/unprotect without 12v system" command. 7. the "verify sector protect/unprotect without 12v system" is only following "sector protect/unprotect without 12v system" command. note that the erase suspend (b0h) and erase resume (30h) commands are valid only while the sector erase operation is in progress. either of the two reset com- mand sequences will reset the device(when applicable). command definitions device operations are selected by writing specific address and data sequences into the command register. writing incorrect address and data values or writing them in the improper sequence will reset the device to the read mode. table 1 defines the valid register command sequences.
8 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 read/reset command the read or reset operation is initiated by writing the read/reset command sequence into the command reg- ister. microprocessor read cycles retrieve array data. the device remains enabled for reads until the command register contents are altered. if program-fail or erase-fail happen, the write of f0h will reset the device to abort the operation. a valid com- mand must then be written to place the device in the desired state. silicon-id-read command flash memories are intended for use in applications where the local cpu alters memory contents. as such, manu- facturer and device codes must be accessible while the device resides in the target system. prom program- mers typically access signature codes by raising a9 to a high voltage. however, multiplexing high voltage onto address lines is not generally desired system design practice. the mx29f400t/b contains a silicon-id-read opera- tion to supplement traditional prom programming meth- odology. the operation is initiated by writing the read silicon id command sequence into the command regis- ter. following the command write, a read cycle with a1=vil,a0=vil retrieves the manufacturer code of c2h/ 00c2h. a read cycle with a1=vil, a0=vih returns the device code of 23h/2223h for mx29f400t, abh/22abh for mx29f400b. set-up automatic chip/sector erase pins a0 a1 q15~q8 q7 q6 q5 q4 q3 q2 q1 q0 code(hex) manufacture code word vil vil 00h 1 1 0 0 0 0 1 0 00c2h byte vil vil x 1 1 0 0 0 0 1 0 c2h device code word vih vil 22h 0 0 1 0 0 0 1 1 2223h for mx29f400t byte vih vil x 0 0 1 0 0 0 1 1 23h device code word vih vil 22h 1 0 1 0 1 0 1 1 22abh for mx29f400b byte vih vil x 1 0 1 0 1 0 1 1 abh sector protection x vih x 0 0 0 0 0 0 0 1 01h (protected) verification x vih x 0 0 0 0 0 0 0 0 00h (unprotected) table 3. expanded silicon id code commands chip erase is a six-bus cycle operation. there are two "unlock" write cycles. these are followed by writing the "set-up" command 80h. two more "unlock" write cy- cles are then followed by the chip erase command 10h. the automatic chip erase does not require the device to be entirely pre-programmed prior to executing the au- tomatic chip erase. upon executing the automatic chip erase, the device will automatically program and verify the entire memory for an all-zero data pattern. when the device is automatically verified to contain an all-zero pattern, a self-timed chip erase and verify begin. the erase and verify operations are completed when the data on q7 is "1" at which time the device returns to the read mode. the system is not required to provide any control or timing during these operations. when using the automatic chip erase algorithm, note that the erase automatically terminates when adequate erase margin has been achieved for the memory array(no erase verification command is required). if the erase operation was unsuccessful, the data on q5 is "1"(see table 4), indicating the erase operation exceed internal timing limit. the automatic erase begins on the rising edge of the last we or ce, whichever happens later, pulse in the command sequence and terminates when the data on q7 is "1" and the data on q6 stops toggling for two con- secutive read cycles, at which time the device returns to the read mode.
9 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 status q7 q6 q5 q3 q2 ry/by note1 note2 byte program in auto program algorithm q7 toggle 0 n/a no 0 toggle auto erase algorithm 0 toggle 0 1 toggle 0 erase suspend read 1 no 0 n/a toggle 1 (erase suspended sector) toggle in progress erase suspended mode erase suspend read data data data data data 1 (non-erase suspended sector) erase suspend program q7 toggle 0 n/a n/a 0 byte program in auto program algorithm q7 toggle 1 n/a no 0 toggle exceeded time limits auto erase algorithm 0 toggle 1 1 toggle 0 erase suspend program q7 toggle 1 n/a n/a 0 erase margin has been achieved for the memory array (no erase verification command is required). sector erase is a six-bus cycle operation. there are two "un- lock" write cycles. these are followed by writing the set- up command 80h. two more "unlock" write cycles are then followed by the sector erase command 30h. the sector address is latched on the falling edge of we or ce, whichever happens later, while the command(data) is latched on the rising edge of we or ce, whichever happens first. sector addresses selected are loaded into internal register on the sixth falling edge of we or ce, whichever happens later. each successive sector load cycle started by the falling edge of we or ce, which- ever happens later, must begin within 30us from the rising edge of the preceding we or ce, whichever hap- pens first, otherwise, the loading period ends and inter- nal auto sector erase cycle starts. (monitor q3 to deter- mine if the sector erase timer window is still open, see section q3, sector erase timer.) any command other than sector erase(30h) or erase suspend(b0h) during the time-out period resets the device to read mode. sector erase commands the automatic sector erase does not require the de- vice to be entirely pre-programmed prior to executing the automatic set-up sector erase command and auto- matic sector erase command. upon executing the au- tomatic sector erase command, the device will auto- matically program and verify the sector(s) memory for an all-zero data pattern. the system is not required to provide any control or timing during these operations. when the sector(s) is automatically verified to contain an all-zero pattern, a self-timed sector erase and verify begin. the erase and verify operations are complete when the data on q7 is "1" and the data on q6 stops toggling for two consecutive read cycles, at which time the device returns to the read mode. the system is not required to provide any control or timing during these operations. when using the automatic sector erase algorithm, note that the erase automatically terminates when adequate table 4. write operation status note: 1. q7 and q2 require a valid address when reading status information. refer to the appropriate subsection for further details. 2. q5 switches to '1' when an auto program or auto erase operation has exceeded the maximum timing limits. see "q5:exceeded timing limits " for more information.
10 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 erase suspend this command only has meaning while the state ma- chine is executing automatic sector erase operation, and therefore will only be responded during automatic sector erase operation. when the erase suspend com- mand is written during a sector erase operation, the de- vice requires a maximum of 100us to suspend the erase operations. however, when the erase suspend command is written during the sector erase time-out, the device immediately terminates the time-out period and suspends the erase operation. after this command has been ex- ecuted, the command register will initiate erase suspend mode. the state machine will return to read mode auto- matically after suspend is ready. at this time, state ma- chine only allows the command register to respond to the read memory array, erase resume and program commands. the system can determine the status of the program operation using the q7 or q6 status bits, just as in the standard program operation. after an erase-suspend pro- gram operation is complete, the system can once again read array data within non-suspended sectors. erase resume this command will cause the command register to clear the suspend state and return back to sector erase mode but only if an erase suspend command was previously issued. erase resume will not have any effect in all other conditions. another erase suspend command can be written after the chip has resumed erasing. set-up automatic program commands to initiate automatic program mode, a three-cycle com- mand sequence is required. there are two "unlock" write cycles. these are followed by writing the automatic pro- gram command a0h. once the automatic program command is initiated, the next we or ce, pulse causes a transition to an active programming operation. addresses are latched on the falling edge, and data are internally latched on the rising edge of the we or ce, whichever happens first, pulse. the rising edge of we or ce, whichever happens first, also begins the programming operation. the sys- tem is not required to provide further controls or timings. the device will automatically provide an adequate inter- nally generated program pulse and verify margin. if the program operation was unsuccessful, the data on q5 is "1"(see table 4), indicating the program operation exceed internal timing limit. the automatic programming operation is completed when the data read on q6 stops toggling for two consecutive read cycles and the data on q7 and q6 are equivalent to data written to these two bits, at which time the device returns to the read mode(no program verify command is required). data polling-q7 the mx29f400t/b also features data polling as a method to indicate to the host system that the auto- matic program or erase algorithms are either in progress or completed. while the automatic programming algorithm is in opera- tion, an attempt to read the device will produce the complement data of the data last written to q7. upon completion of the automatic program algorithm an at- tempt to read the device will produce the true data last written to q7. the data polling feature is valid after the rising edge of the fourth we or ce, whichever happens first, pulse of the four write pulse sequences for auto- matic program. while the automatic erase algorithm is in operation, q7 will read "0" until the erase operation is competed. upon completion of the erase operation, the data on q7 will read "1". the data polling feature is valid after the rising edge of the sixth we or ce, whichever happens first pulse of six write pulse sequences for automatic chip/ sector erase. the data polling feature is active during automatic pro- gram/erase algorithm or sector erase time-out. (see sec- tion q3 sector erase timer) ry/by:ready/busy the ry/by is a dedicated, open-drain output pin that indicates whether an automatic erase/program algorithm is in progress or complete. the ry/by status is valid after the rising edge of the final we or ce, whichever happens first, pulse in the command sequence. since ry/by is an open-drain output, several ry/by pins can be tied together in parallel with a pull-up resistor to vcc.
11 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 q2:toggle bit ii the "toggle bit ii" on q2, when used with q6, indicates whether a particular sector is actively erasing (that is, the automatic erase algorithm is in process), or whether that sector is erase-suspended. toggle bit i is valid af- ter the rising edge of the final we or ce, whichever hap- pens first, pulse in the command sequence. q2 toggles when the system reads at addresses within those sectors that have been selected for erasure. (the system may use either oe or ce to control the read cycles.) but q2 cannot distinguish whether the sector is actively erasing or is erase-suspended. q6, by com- parison, indicates whether the device is actively eras- ing, or is in erase suspend, but cannot distinguish which sectors are selected for erasure. thus, both status bits are required for sectors and mode information. refer to table 4 to compare outputs for q2 and q6. reading toggle bits q6/ q2 whenever the system initially begins reading toggle bit status, it must read q7-q0 at least twice in a row to determine whether a toggle bit is toggling. typically, the system would note and store the value of the toggle bit after the first read. after the second read, the system would compare the new value of the toggle bit with the first. if the toggle bit is not toggling, the device has completed the program or erase operation. the system can read array data on q7-q0 on the following read cycle. however, if after the initial two read cycles, the system determines that the toggle bit is still toggling, the sys- tem also should note whether the value of q5 is high (see the section on q5). if it is, the system should then determine again whether the toggle bit is toggling, since the toggle bit may have stopped toggling just as q5 went high. if the toggle bit is no longer toggling, the device has successfully completed the program or erase op- eration. if it is still toggling, the device did not complete the operation successfully, and the system must write the reset command to return to reading array data. the remaining scenario is that system initially determines that the toggle bit is toggling and q5 has not gone high. the system may continue to monitor the toggle bit and q5 through successive read cycles, determining the sta- tus as described in the previous paragraph. alterna- tively, it may choose to perform other system tasks. in this case, the system must start at the beginning of the algorithm when it returns to determine the status of the operation. q6:toggle bit i toggle bit i on q6 indicates whether an automatic pro- gram or erase algorithm is in progress or complete, or whether the device has entered the erase suspend mode. toggle bit i may be read at any address, and is valid after the rising edge of the final we or ce, whichever happens first, pulse in the command sequence (prior to the program or erase operation), and during the sector time-out. during an automatic program or erase algorithm opera- tion, successive read cycles to any address cause q6 to toggle. the system may use either oe or ce to con- trol the read cycles. when the operation is complete, q6 stops toggling. after an erase command sequence is written, if all sec- tors selected for erasing are protected, q6 toggles and returns to reading array data. if not all selected sectors are protected, the automatic erase algorithm erases the unprotected sectors, and ignores the selected sectors that are protected. the system can use q6 and q2 together to determine whether a sector is actively erasing or is erase sus- pended. when the device is actively erasing (that is, the automatic erase algorithm is in progress), q6 toggling. when the device enters the erase suspend mode, q6 stops toggling. however, the system must also use q2 to determine which sectors are erasing or erase-sus- pended. alternatively, the system can use q7. if a program address falls within a protected sector, q6 toggles for approximately 2 us after the program com- mand sequence is written, then returns to reading array data. q6 also toggles during the erase-suspend-program mode, and stops toggling once the automatic program algo- rithm is complete. table 4 shows the outputs for toggle bit i on q6. if the output is low (busy), the device is actively erasing or programming. (this includes programming in the erase suspend mode.) if the output is high (ready), the de- vice is ready to read array data (including during the erase suspend mode), or is in the standby mode. table 4 shows the outputs for ry/by.
12 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 q5 exceeded timing limits q5 will indicate if the program or erase time has ex- ceeded the specified limits (internal pulse count). under these conditions q5 will produce a "1". this time-out condition indicates that the program or erase cycle was not successfully completed. data polling and toggle bit are the only operating functions of the device under this condition. if this time-out condition occurs during sector erase op- eration, it specifies that a particular sector is bad and it may not be reused. however, other sectors are still func- tional and may be used for the program or erase opera- tion. the device must be reset to use other sectors. write the reset command sequence to the device, and then execute program or erase command sequence. this allows the system to continue to use the other active sectors in the device. if this time-out condition occurs during the chip erase operation, it specifies that the entire chip is bad or com- bination of sectors are bad. if this time-out condition occurs during the byte program- ming operation, it specifies that the entire sector con- taining that byte is bad and this sector maynot be re- used, (other sectors are still functional and can be re- used). the time-out condition may also appear if a user tries to program a non blank location without erasing. in this case the device locks out and never completes the au- tomatic algorithm operation. hence, the system never reads a valid data on q7 bit and q6 never stops tog- gling. once the device has exceeded timing limits, the q5 bit will indicate a "1". please note that this is not a device failure condition since the device was incorrectly used. data protection the mx29f400t/b is designed to offer protection against accidental erasure or programming caused by spurious system level signals that may exist during power transi- tion. during power up the device automatically resets the state machine in the read mode. in addition, with its control register architecture, alteration of the memory contents only occurs after successful completion of spe- cific command sequences. the device also incorpo- rates several features to prevent inadvertent write cycles temporary sector unprotect this feature allows temporary unprotection of previously protected sector to change data in-system. the tempo- rary sector unprotect mode is activated by setting the reset pin to vid(11.5v-12.5v). during this mode, for- merly protected sectors can be programmed or erased as un-protected sector. once vid is remove from the reset pin, all the previously protected sectors are pro- tected again. q3 sector erase timer after the completion of the initial sector erase command sequence, the sector erase time-out will begin. q3 will remain low until the time-out is complete. data polling and toggle bit are valid after the initial sector erase com- mand sequence. if data polling or the toggle bit indicates the device has been written with a valid erase command, q3 may be used to determine if the sector erase timer window is still open. if q3 is high ("1") the internally controlled erase cycle has begun; attempts to write subsequent commands to the device will be ignored until the erase operation is completed as indicated by data polling or toggle bit. if q3 is low ("0"), the device will accept additional sector erase commands. to insure the com- mand has been accepted, the system software should check the status of q3 prior to and following each sub- sequent sector erase command. if q3 were high on the second status check, the command may not have been accepted. write pulse "glitch" protection noise pulses of less than 5ns(typical) on ce or we will not initiate a write cycle. logical inhibit writing is inhibited by holding any one of oe = vil, ce = vih or we = vih. to initiate a write cycle ce and we must be a logical zero while oe is a logical one. power supply decoupling in order to reduce power switching effect, each device should have a 0.1uf ceramic capacitor connected be- tween its vcc and gnd. resulting from vcc power-up and power-down transition or system noise.
13 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 temporary sector unprotect operation start reset = vid (note 1) perform erase or program operation reset = vih temporary sector unprotect completed(note 2) operation completed 2. all previously protected sectors are protected again. note : 1. all protected sectors are temporary unprotected. vid=11.5v~12.5v
14 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 reset ce we ry/by tvidr tvidr program or erase command sequence 12v 0 or 5v 0 or 5v trsp temporary sector unprotect parameter std. description test setup all speed options unit tvidr vid rise and fall time (see note) min 500 ns trsp reset setup time for temporary sector unprotect min 4 us note: not 100% tested temporary sector unprotect timing diagram
15 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 reset timing waveform ac characteristics parameter std description test setup all speed options unit tready1 reset pin low (during automatic algorithms) max 20 us to read or write (see note) tready2 reset pin low (not dur ing automatic max 500 ns algorithms) to read or write (see note) trp1 reset pulse width (during automatic algorithms) min 10 us trp2 reset pulse width (not during automatic algorithms) min 500 ns trh reset high time before read(see note) min 0 ns trb1 r y/by recovery time(to ce, oe go low) min 0 ns trb2 r y/by recovery time(to we go low) min 50 ns note:not 100% tested trh trb1 trb2 tready1 trp2 trp1 tready2 ry/by ce, oe reset reset timing not during automatic algorithms reset timing during automatic algorithms ry/by ce, oe reset we
16 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 sector protection with 12v system the mx29f400t/b features hardware sector protection. this feature will disable both program and erase opera- tions for these sectors protected. to activate this mode, the programming equipment must force vid on address pin a9 and control pin oe, (suggest vid = 12v) a6 = vil and ce = vil.(see table 2) programming of the protection circuitry begins on the falling edge of the we pulse and is terminated on the rising edge. please refer to sector protect algorithm and waveform. to verify programming of the protection circuitry, the pro- gramming equipment must force vid on address pin a9 ( with ce and oe at vil and we at vih). when a1=1, it will produce a logical "1" code at device output q0 for a protected sector. otherwise the device will produce 00h for the unprotected sector. in this mode, the addresses, except for a1, are don't care. address locations with a1 = vil are reserved to read manufacturer and device codes.(read silicon id) it is also possible to determine if the sector is protected in the system by writing a read silicon id command. performing a read operation with a1=vih, it will produce a logical "1" at q0 for the protected sector. chip unprotect with 12v system the mx29f400t/b also features the chip unprotect mode, so that all sectors are unprotected after chip unprotect is completed to incorporate any changes in the code. it is recommended to protect all sectors before activating chip unprotect mode. to activate this mode, the programming equipment must force vid on control pin oe and address pin a9. the ce pins must be set at vil. pins a6 must be set to vih.(see table 2) refer to chip unprotect algorithm and waveform for the chip unprotect algorithm. the unprotection mechanism begins on the falling edge of the we pulse and is terminated on the rising edge. it is also possible to determine if the chip is unprotected in the system by writing the read silicon id command. performing a read operation with a1=vih, it will produce 00h at data outputs(q0-q7) for an unprotected sector. it is noted that all sectors are unprotected after the chip unprotect algorithm is completed. power-up sequence the mx29f400t/b powers up in the read only mode. in addition, the memory contents may only be altered after successful completion of the predefined command sequences. absolute maximum ratings rating value ambient operating temperature -40 o c to 125 o c ambient temperature with power -55 o c to 125 o c applied storage temperature -65 o c to 125 o c applied input voltage -0.5v to 7.0v applied output voltage -0.5v to 7.0v vcc to ground potential -0.5v to 7.0v a9 & oe -0.5v to 13.5v notice: stresses greater than those listed under absolute maxi- mum ratings may cause permanent damage to the de- vice. this is a stress rating only and functional operational sections of this specification is not implied. exposure to ab- solute maximum rating conditions for extended period may affect reliability. notice: specifications contained within the following tables are sub- ject to change. sector protection without 12v the mx29f400t/b also feature a hardware sector protection method in a system without 12v power suppply. the programming equipment do not need to supply 12 volts to protect sectors. the details are shown in sector protect algorithm and waveform. chip unprotect without 12v system the mx29f400t/b also feature a hardware chip unprotection method in a system without 12v power supply. the programming equipment do not need to supply 12 volts to unprotect all sectors. the details are shown in chip unprotect algorithm and waveform. system
17 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 capacitance ta = 25 o c, f = 1.0 mhz symbol p arameter min. typ max. unit conditions cin1 input capacitance 8 pf vin = 0v cin2 control pin capacitance 12 pf vin = 0v cout output capacitance 12 pf vout = 0v dc characteristics ta = 0 o c to 70 o c, -40 o c to 125 o c, vcc = 5v 10% symbol p arameter min. typ max. unit conditions ili input leakage current 1 ua vin = gnd to vcc ilo output leakage current 10 ua vout = gnd to vcc isb1 standby vcc current 1 ma ce = vih isb2 1(note3) 5(note3) ua ce = vcc 0.3v icc1 operating vcc current 40 ma iout = 0ma, f=5mhz icc2 50 ma iout= 0ma, f=10mhz vil input low voltage -0.3(note 1) 0.8 v vih input high voltage(note 2) 2.0 vcc + 0.3 v vol output low voltage 0.45 v iol = 2.1ma voh1 output high voltage(ttl) 2.4 v ioh = -2ma voh2 output high voltage(cmos) vcc-0.4 v ioh = -100ua,vcc=vcc min notes: 1. vil min. = -1.0v for pulse width is equal to or less than 50 ns. vil min. = -2.0v for pulse width is equal to or less than 20 ns. 2. vih max. = vcc + 1.5v for pulse width is equal to or less than 20 ns if vih is over the specified maximum value, read operation cannot be guaranteed. 3. isb2 20ua max. for automotive grade. read operation
18 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 ac characteristics ta = 0 o c to 70 o c, -40 o c to 125 o c, vcc = 5v 10% 29f400t/b-55 (note2) 29f400t/b-70 symbol parameter min. max. min. max. unit conditions tacc address to output delay 55 70 ns ce=oe=vil tce ce to output delay 55 70 ns oe=vil toe oe to output delay 15 40 ns ce=vil tdf oe high to output float (note1) 0 20 0 30 ns ce=vil toh address to output hold 0 0 ns ce=oe=vil note: 1. tdf is defined as the time at which the output achieves the open circuit condition and data is no longer driven. 2.vcc=5v 10%,cl=50pf,vih/vil=3.0v/0v, voh/vol=1.5v/1.5v, iol=2ma,ioh=-2ma. 3. automotive grade is only provided for mx29f400t/b- 90 & mx29f400t/b-12 test conditions: ? input pulse levels: 0.45v/2.4v ? input rise and fall times is equal to or less than 10ns ? output load: 1 ttl gate + 100pf (including scope and jig) ? reference levels for measuring timing: 0.8v, 2.0v 29f400t/b-90 (note3) 29f400t/b-12(note3) symbol parameter min. max. min. max. unit conditions tacc address to output delay 90 120 ns ce=oe=vil tce ce to output delay 90 120 ns oe=vil toe oe to output delay 40 50 ns ce=vil tdf oe high to output float (note1) 0 30 0 30 ns ce=vil toh address to output hold 0 0 ns ce=oe=vil
19 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 read timing waveforms addresses ce oe tacc we vih vil vih vil vih vil vih vil voh vol high z high z data valid toe tdf tce outputs toh add valid command programming/data programming/erase operation notes: 1. vil min. = -0.6v for pulse width is equal to or less than 20ns. 2. if vih is over the specified maximum value, program- ming operation cannot be guaranteed. 3. icces is specified with the device de-selected. if the device is read during erase suspend mode, cur- rent draw is the sum of icces and icc1 or icc2. 4. all current are in rms unless otherwise noted. dc characteristics ta = 0 o c to 70 o c, -40 o c to 125 o c, vcc = 5v 10% symbol parameter min. typ max. unit conditions icc1 (read) operating vcc current 40 ma iout=0ma, f=5mhz icc2 50 ma iout=0ma, f=10mhz icc3 (program) 50 ma in programming icc4 (erase) 50 ma in erase icces vcc erase suspend current 2 ma ce=vih, erase suspended
20 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 ac characteristics ta = 0 o c to 70 o c, vcc = 5v 10% 29f400t/b-55(note2) 2 9f400t/b-70 symbol parameter min. max. min. max. unit toes oe setup time 50 50 ns tcwc command pro gramming cycle 70 70 ns tcep we programming pulse width 45 45 ns tceph1 we programming pluse width high 20 20 ns tceph2 we programming pluse width high 20 20 ns tas address setup time 0 0 ns tah address hold time 45 45 ns tds data setup time 30 30 ns tdh data hold time 0 0 ns tcesc ce setup time before command write 0 0 ns tdf output disable time (note 1) 20 30 ns taetc total erase time in auto chip erase 4(typ.) 32 4(typ.) 32 s taetb total erase time in auto sector erase 1.3(typ.) 10.4 1.3(typ.) 10.4 s tavt total programming time in auto verify 7/12(typ.) 210/360 7/12(typ.) 210/360 us (byte/ word program time) tbal sector address load time 100 100 us tch ce hold time 0 0 ns tcs ce setup to we going low 0 0 ns tvlht voltge transition time 4 4 us toesp oe setup time to we active 4 4 us twpp1 write pulse width for sector protect 10 10 us twpp2 write pulse width for sector unprotect 12 12 ms notes: 1. tdf defined as the time at which the output achieves the open circuit condition and data is no longer driven. 2. under condition of vcc=5v 10%, cl=50pf, vih/vil=3.0v/0v,voh/vol=1.5v/1.5v,iol=2ma,ioh=-2ma.
21 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 ac characteristics ta = 0 o c to 70 o c, -40 o c to 125 o c, vcc = 5v 10% 29f400t/b-90 29f400t/b-120 symbol parameter min. max. min. max. unit toes oe setup time 50 50 ns tcwc command pro gramming cycle 90 120 ns tcep we programming pulse width 45 45 ns tceph1 we programming pluse width high 20 20 ns tceph2 we programming pluse width high 20 20 ns tas address setup time 0 0 ns tah address hold time 45 50 ns tds data setup time 45 50 ns tdh data hold time 0 0 ns tcesc ce setup time before command write 0 0 ns tdf output disable time (note 1) 30 30 ns taetc total erase time in auto chip erase 4(typ.) 32 4(typ.) 32 s taetb total erase time in auto sector erase 1.3(typ.) 10.4 1.3(typ.) 10.4 s tavt total programming time in auto verify 7/12(typ.) 210/360 7/12(typ.) 210/360 us (byte/ word program time) tbal sector address load time 100 100 us tch ce hold time 0 0 ns tcs ce setup to we going low 0 0 ns tvlht voltge transition time 4 4 us toesp oe setup time to we active 4 4 us twpp1 write pulse width for sector protect 10 10 us twpp2 write pulse width for sector unprotect 12 12 ms notes: 1. tdf defined as the time at which the output achieves the open circuit condition and data is no longer driven. 2. under condition of vcc=5v 10%, cl=50pf, vih/vil=3.0v/0v,voh/vol=1.5v/1.5v,iol=2ma,ioh=-2ma.
22 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 switching test circuits switching test waveforms command write timing waveform addresses ce oe we din tds tah data tdh tcs tch tcwc tceph1 tcep toes tas vcc 5v vih vil vih vil vih vil vih vil vih vil add valid device under test diodes=in3064 or equivalent cl 1.2k ohm 1.6k ohm +5v cl=100pf including jig capacitance, cl=50pf for mx29f400t/b-55 2.0v 2.0v 0.8v 0.8v test points 2.4v 0.45v ac testing: inputs are driven at 2.4v for a logic "1" and 0.45v for a logic "0". input pulse rise and fall time are < 20ns.(5ns for mx29f400t/b-55) note:vih/vil=3.0v/0v, voh/vol=1.5v/1.5v, for mx29f400t/b-55. output input
23 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 automatic programming timing automatic programming timing waveform (word mode) waveform one byte data is programmed. verify in fast algorithm and additional programming by external control are not required because these operations are executed auto- matically by internal control circuit. programming completion can be verified by data polling and toggle bit checking after automatic verification starts. device outputs data during programming and data after pro- gramming on q7.(q6 is for toggle bit; see toggle bit, data polling, timing waveform) tcwc tas tcep tds tdh tdf vcc 5v ce oe q0,q1,q2 q4(note 1) we a11~a17 tceph1 tah add valid tcesc q7 command in add valid a0~a10 command in command in data in data command in command in command in data in data data tavt toe data polling 2aah 555h 555h (q0~q7) command #55h command #a0h notes: (1). q6:toggle bit, q5:timing-limit bit, q3: time-out bit command #aah
24 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 automatic programming algorithm flowchart (word mode) start write data aah address 555h write data 55h address 2aah write program data/address write data a0h address 555h yes no toggle bit checking q6 not toggled verify word ok yes q5 = 1 reset auto program completed auto program exceed timing limit no invalid command yes no .
25 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 all data in chip are erased. external erase verification is not required because data is erased automatically by internal control circuit. erasure completion can be veri- fied by data polling and toggle bit checking after auto- automatic chip erase timing waveform (word mode) tcwc tas tcep tds tdh vcc 5v ce oe q0,q1, q4(note 1) we a11~a17 tceph1 tah q7 command in a0~a10 command in command in command in command in command in taetc data polling 2aah 555h 555h command #aah command #55h command #80h (q0~q7) notes: (1). q6:toggle bit, q5:timing-limit bit, q3: time-out bit, q2: toggle bit 555h 2aah 555h command in command in command #aah command in command in command #55h command in command in command #10h automatic chip erase timing waveform matic erase starts. device outputs 0 during erasure and 1 after erasure on q7.(q6 is for toggle bit; see toggle bit, data polling, timing waveform)
26 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 automatic chip erase algorithm flowchart (word mode) start write data aah address 555h write data 55h address 2aah write data aah address 555h write data 80h address 555h yes no toggle bit checking q6 not toggled write data 10h address 555h write data 55h address 2aah reset auto chip erase exceed timing limit data polling q7 = 1 yes q5 = 1 auto chip erase completed no yes no invalid command
27 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 automatic sector erase timing waveform (word mode) sector data indicated by a12 to a17 are erased. exter- nal erase verify is not required because data are erased automatically by internal control circuit. erasure comple- tion can be verified by data polling and toggle bit check- automatic sector erase timing waveform ing after automatic erase starts. device outputs 0 dur- ing erasure and 1 after erasure on q7.(q6 is for toggle bit; see toggle bit, data polling, timing waveform) tah sector address0 555h 2aah 2aah 555h 555h sector address1 sector addressn vcc 5v ce oe q0,q1, q4(note 1) we a12~a17 q7 a0~a10 command in command in command in command in command in command in command in command in command in command in command in command in command in command in command #30h command #30h command #30h command #55h command #aah command #80h command #55h command #aah (q0~q7) command in command in tdh tds tcep tcwc taetb tbal data polling tceph1 tas notes: (1). q6:toggle bit, q5:timing-limit bit, q3: time-out bit, q2: toggle bit
28 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 automatic sector erase algorithm flowchart (word mode) start write data aah address 555h write data 55h address 2aah write data aah address 555h write data 80h address 555h yes no toggle bit checking q6 not toggled write data 30h sector address write data 55h address 2aah reset auto sector erase exceed timing limit data polling q7 = 1 q5 = 1 auto sector erase completed load other sector addrss if necessary (load other sector address) yes no last sector to erase time-out bit checking q3=1 ? toggle bit checking q6 toggled ? invalid command no yes yes no yes no
29 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 erase suspend/erase resume flowchart start write data b0h toggle bit checking q6 not toggled yes no write data 30h continue erase reading or programming end read array or program another erase suspend ? no yes yes no
30 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 timing waveform for sector protection for system with 12v toe data oe we 12v 5v 12v 5v ce a9 a1 a6 toesp twpp 1 tvlht tvlht tvlht verify 01h f0h a17-a12 sector address
31 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 toe data oe we 12v 5v 12v 5v ce a9 a1 toesp twpp 2 tvlht tvlht tvlht verify 00h a6 f0h timing waveform for chip unprotection for system with 12v
32 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 sector protection algorithm for system with 12v start set up sector addr (a17,a16,a15,a14,a13,a12) plscnt=1 sector protection complete data=01h? ye s ye s oe=vid,a9=vid,ce=vil a6=vil activate we pulse time out 10us set we=vih, ce=oe=vil a9 should remain vid read from sector addr=sa, a1=1 protect another sector? remove vid from a9 write reset command device failed plscnt=32? ye s no no no
33 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 chip unprotection algorithm for system with 12v start protect all sectors plscnt=1 chip unprotect complete data=00h? ye s set oe=a9=vid ce=vil,a6=1 activate we pulse time out 12ms set oe=ce=vil a9=vid,a1=1 set up first sector addr all sectors have been verified? remove vid from a9 write reset command device failed plscnt=1000? no increment plscnt no read data from device ye s ye s no increment sector addr * it is recommended before unprotect whole chip, all sectors should be protected in advance.
34 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 timing waveform for sector protection for system without 12v toe data oe we ce a1 a6 * see the following note! verify 01h a18-a16 sector address 5v note1: must issue "unlock for sector protect/unprotect" command before sector protection for a system without 12v provided. note2: except f0h toggle bit polling don't care (note 2) tcep f0h
35 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 timing waveform for chip unprotection for system without 12v toe data we ce a1 verify 00h a6 note1: must issue "unlock for sector protect/unprotect" command before sector unprotection for a system without 12v provided. oe tcep 5v toggle bit polling don't care (note 2) * see the following note! f0h note2: except f0h
36 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 sector protection algorithm for system without 12v start set up sector addr (a17,a16,a15,a14,a13,a12) plscnt=1 sector protection complete data=01h? ye s ye s oe=vih,a9=vih ce=vil,a6=vil activate we pulse to start data don't care set ce=oe=vil a9=vih read from sector addr=sa, a1=1 protect another sector? write reset command device failed plscnt=32? ye s no no increment plscnt no write "unlock for sector protect/unprotect" command(table1) toggle bit checking q6 not toggled no ye s
37 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 chip unprotection algorithm for system without 12v start protect all sectors plscnt=1 chip unprotect complete data=00h? ye s set oe=a9=vih ce=vil,a6=1 activate we pulse to start data don't care set oe=ce=vil a9=vih,a1=1 set up first sector addr all sectors have been verified? write reset command device failed plscnt=1000? no increment plscnt no read data from device ye s ye s no increment sector addr * it is recommended before unprotect whole chip, all sectors should be protected in advance. write "unlock for sector protect/unprotect" command (table 1) toggle bit checking q6 not toggled ye s no
38 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 id code read timing waveform tacc tce tacc toe toh toh tdf data out c2h/00c2h 23h/abh (byte) 2223h/22abh (word) vid vih vil add a9 add a1-a8 a10-a17 ce oe we add a0 data out data q0-q15 vcc 5v vih vil vih vil vih vil vih vil vih vil vih vil
39 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 min. max. input voltage with respect to gnd on all pins except i/o pins -1.0v 13.5v input voltage with respect to gnd on all i/o pins -1.0v vcc + 1.0v current -100ma +100ma includes all pins except vcc. test conditions: vcc = 5.0v, one pin at a time. limits parameter min. typ.(2) max.(3) units sector erase time 1.3 10.4 sec chip erase time 4 32 sec byte programming time 7 210 us word programming time 12 360 us chip programming time 4 12 sec erase/program cycles 100,000 cycles latch-up characteristics erase and programming performance(1) note: 1.not 100% tested, excludes external system level over head. 2.typical values measured at 25 c,5v. 3.maximum values measured at 25 c,4.5v. parameter min. unit data retention time 20 years data retention
40 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 ordering information plastic package (top boot sector as an sample. for bottom boot sector ones,mx29f400txx will change to mx29f400bxx) part no. access time operating current standby current t emperature package (ns) max.(ma) max.(ua) range mx29f400tmc-55 55 40 5 0 o c~70 o c 44 pin sop mx29f400tmc-70 70 40 5 0 o c~70 o c 44 pin sop mx29f400tmc-90 90 40 5 0 o c~70 o c 44 pin sop mx29f400tmc-12 120 40 5 0 o c~70 o c 44 pin sop mx29f400ttc-55 55 40 5 0 o c~70 o c 48 pin tsop (normal type) mx29f400ttc-70 70 40 5 0 o c~70 o c 48 pin tsop (normal type) mx29f400ttc-90 90 40 5 0 o c~70 o c 48 pin tsop (normal type) mx29f400ttc-12 120 40 5 0 o c~70 o c 48 pin tsop (normal type) mx29f400tmi-55 55 40 5 -40 o c~85 o c 44 pin sop mx29f400tmi-70 70 40 5 -40 o c~85 o c 44 pin sop mx29f400tmi-90 90 40 5 -40 o c~85 o c 44 pin sop mx29f400tmi-12 120 40 5 -40 o c~85 o c 44 pin sop mx29f400tti-55 55 40 5 -40 o c~85 o c 48 pin tsop (normal type) mx29f400tti-70 70 40 5 -40 o c~85 o c 48 pin tsop (normal type) mx29f400tti-90 90 40 5 -40 o c~85 o c 48 pin tsop (normal type) mx29f400tti-12 120 40 5 -40 o c~85 o c 48 pin tsop (normal type) mx29f400tta-90 90 40 20 -40 o c~125 o c 48 pin tsop (normal type) mx29f400tta-12 120 40 20 -40 o c~125 o c 48 pin tsop (normal type) mx29f400bta-90 90 40 20 -40 o c~125 o c 48 pin tsop (normal type) mx29f400bta-12 120 40 20 -40 o c~125 o c 48 pin tsop (normal type)
41 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 part no. access operating current standby current temperature package remark time (ns) max.(ma) max.(ua) range mx29f400ttc55g 55 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400ttc70g 70 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400ttc90g 90 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400ttc12g 120 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400tti55g 55 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400tti70g 70 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400tti90g 90 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) mx29f400tti12g 120 40 5 0 o c~70 o c 48 pin tsop pb free (normal type) note:mx29f400t/b-55 is supplied by request
42 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 package information 48-pin plastic tsop
43 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 44-pin plastic sop
44 p/n:pm0439 mx29f400t/b rev. 1.9, apr. 03, 2002 revision history revision description page date 1.0 to remove "advanced information" datasheet marking and p1 jul/01/1999 contain information on products in full production. 1.1 to correct the typing error on package dimension. p41 sep/01/1999 in fact,the physical packages are never changed,just correct the previously typing error. 1.2 to add the description for 100k endurance cycles p1,p40 sep/17/1999 to modify timing of sector address loading period while p9 operating multi-sector erase from 80us to 30us to modify tbal from 80us to 100us p20,p21 1.3 1.program/erase cycle times:10k cycles-->100k cycles p1,34 dec/20/1999 2.to add data retention minimum 20 years p1,34 3.to remove a9 from "timing waveform for sector protection for p34 system without 12v" to remove a9 from "timing waveform for chip unprotection for p35 system without 12v" 1.4 add erase suspend ready max. 100us in erase suspend's p10 ma y/29/2000 section at page10 1.5 to modify "package information" p41~42 jun/12/2001 1.6 add automotive grade p16-20,40 nov/12/2001 1.7 add mx29f400bta-90/12 in ordering information p40 feb/04/2002 1.8 add mx29f400tmi-55/70/90/12 & mx29f400tti-55/70/90/12 in p40 feb/19/2002 ordering information 1.9 to added 48-tsop with pb free package p41 apr/03/2002
mx29f400t/b m acronix i nternational c o., l td. headquarters: tel:+886-3-578-6688 fax:+886-3-563-2888 europe office: tel:+32-2-456-8020 fax:+32-2-456-8021 japan office: tel:+81-44-246-9100 fax:+81-44-246-9105 singapore office: tel:+65-348-8385 fax:+65-348-8096 taipei office: tel:+886-2-2509-3300 fax:+886-2-2509-2200 m acronix a merica, i nc. tel:+1-408-453-8088 fax:+1-408-453-8488 chicago office: tel:+1-847-963-1900 fax:+1-847-963-1909 http : //www.macronix.com macronix international co., ltd. reserves the right to change product and specifications without notice.


▲Up To Search▲   

 
Price & Availability of MX29F400BTI-55

All Rights Reserved © IC-ON-LINE 2003 - 2022  

[Add Bookmark] [Contact Us] [Link exchange] [Privacy policy]
Mirror Sites :  [www.datasheet.hk]   [www.maxim4u.com]  [www.ic-on-line.cn] [www.ic-on-line.com] [www.ic-on-line.net] [www.alldatasheet.com.cn] [www.gdcy.com]  [www.gdcy.net]


 . . . . .
  We use cookies to deliver the best possible web experience and assist with our advertising efforts. By continuing to use this site, you consent to the use of cookies. For more information on cookies, please take a look at our Privacy Policy. X